首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Min-Sum Iterative Decoder Based on Pulsewidth Message Encoding
【24h】

A Min-Sum Iterative Decoder Based on Pulsewidth Message Encoding

机译:基于脉宽消息编码的最小和迭代译码器

获取原文
获取原文并翻译 | 示例

摘要

In this brief, we introduce a new iterative decoder implementation called pulsewidth-modulated min-sum (PWM-MS), in which messages are exchanged in a pulsewidth-encoded format. The advantages of this method are low switching activity, very low complexity check nodes, low routing congestion, and excellent energy efficiency. We implement a fully parallel PWM offset MS decoder for a (660, 484) regular (4, 15) low-density parity-check code with 4-bit quantization in 0.13-$muhbox{m}$ CMOS, with a core area of 5.76 $hbox{mm}^{2}$ (4.24- $hbox{mm}^{2}$ cell area or 556K equivalent and gates). In postlayout simulations, this decoder achieves an average information throughput of 5.71 Gb/s and an energy consumption of 65.8 pJ per information bit at a signal-to-noise ratio of 5.5 dB. Our results show a 21% reduction in area, a 0.6-dB improvement in coding gain, and an energy efficiency improvement of 19% over the comparable bit-serial MS decoder architecture. We also demonstrate 3-bit implementations, in which the coding gain is traded off for further improvements in throughput, area, and energy efficiency.
机译:在本简介中,我们介绍了一种新的迭代解码器实现,称为脉冲宽度调制最小和(PWM-MS),其中消息以脉冲宽度编码格式进行交换。该方法的优点是交换活动少,复杂度极低的校验节点,路由拥塞低以及出色的能源效率。我们在0.13- $ muhbox {m} $ CMOS中为4位量化的(660,484)常规(4,15)低密度奇偶校验码实现了完全并行的PWM偏移MS解码器,其核心面积为5.76 $ hbox {mm} ^ {2} $(4.24- $ hbox {mm} ^ {2} $单元面积或556K等效值和门)。在布局后仿真中,该解码器在5.5 dB的信噪比下,平均信息吞吐量为5.71 Gb / s,每信息比特的能耗为65.8 pJ。我们的结果表明,与可比的位串行MS解码器架构相比,面积减少了21%,编码增益提高了0.6-dB,能源效率提高了19%。我们还演示了3位实现,其中权衡了编码增益以进一步提高吞吐量,面积和能效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号