首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >TD-SCDMA/HSDPA Transceiver and Analog Baseband Chipset in 0.18- CMOS Process
【24h】

TD-SCDMA/HSDPA Transceiver and Analog Baseband Chipset in 0.18- CMOS Process

机译:采用0.18- CMOS工艺的TD-SCDMA / HSDPA收发器和模拟基带芯片组

获取原文
获取原文并翻译 | 示例

摘要

A dual-band time-division synchronous code-division multiple access chipset supporting 2.8-Mb/s high-speed downlink packet access has been demonstrated in 0.18-¿m CMOS technology. The receiver adjacent channel selectivity requirement for the transceiver is relaxed by utilizing a high-dynamic-range analog-to-digital converter that allows selectivity improvement in analog baseband and digital baseband. The RX chain achieves 2.8-dB noise figure, -9.4-dBm total third-order input-referred intercepted point, and 5.7% error vector magnitude (EVM). TX delivers 5.0-dBm power, 88-dB gain control, and 4.5% EVM. The TX digital communication system band noise floor is 3 dB below the standard without using a surface acoustic wave filter. Both RX and TX from-idle-to-on switching times are less than 4 ¿S. Two chips consume 274 and 164 mW on transmitting and receiving, respectively, under a 1.8-V power supply.
机译:支持2.8 Mb / s高速下行链路数据包访问的双频时分同步码分多址芯片组已在0.18μmCMOS技术中得到了证明。收发器的接收器相邻信道选择性要求通过利用允许在模拟基带和数字基带中提高选择性的高动态范围模数转换器来放松。 RX链可实现2.8 dB的噪声系数,-9.4 dBm的总三阶输入参考截取点以及5.7%的误差矢量幅度(EVM)。 TX提供5.0dBm功率,88dB增益控制和4.5%EVM。在不使用表面声波滤波器的情况下,TX数字通信系统的本底噪声比标准低3 dB。 RX和TX的从空闲到开启的切换时间均小于4 s。在1.8V电源下,两个芯片在发送和接收时分别消耗274和164 mW的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号