首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 40-GHz Fast-Locked All-Digital Phase-Locked Loop Using a Modified Bang-Bang Algorithm
【24h】

A 40-GHz Fast-Locked All-Digital Phase-Locked Loop Using a Modified Bang-Bang Algorithm

机译:使用改进的Bang-Bang算法的40 GHz快速锁定全数字锁相环

获取原文
获取原文并翻译 | 示例

摘要

A 40-GHz fast-locked all-digital phase-locked loop (ADPLL) using a modified bang-bang algorithm is presented. An inductor is used to extend the frequency tuning range of a 40-GHz digitally controlled oscillator. This ADPLL is fabricated by a 90-nm complementary metal–oxide–semiconductor process. The measured peak-to-peak jitter and the root-mean-square jitter are 2.622 ps and 303.632 fs, respectively, at 40 GHz. The measured locked times are 1.3 ms and 15 $muhbox{s}$ without and with the modified bang-bang algorithm, respectively.
机译:提出了一种使用改进的Bang-bang算法的40 GHz快速锁定全数字锁相环(ADPLL)。电感器用于扩展40 GHz数控振荡器的频率调谐范围。该ADPLL由90nm互补金属氧化物半导体工艺制成。在40 GHz时,测得的峰峰值抖动和均方根抖动分别为2.622 ps和303.632 fs。测得的锁定时间分别为1.3毫秒和15个 $ muhbox {s} $ ,分别采用和不采用改进的Bang-bang算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号