首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Minimum Energy Analysis and Experimental Verification of a Latch-Based Subthreshold FPGA
【24h】

Minimum Energy Analysis and Experimental Verification of a Latch-Based Subthreshold FPGA

机译:基于锁存的亚阈值FPGA的最小能量分析和实验验证

获取原文
获取原文并翻译 | 示例

摘要

Field-programmable gate arrays (FPGAs) are an attractive option for low-power systems requiring flexible computing resources. However, the lowest power systems have yet to adopt FPGAs. Subthreshold circuit operation offers the opportunity to operate FPGAs at their minimum energy point. This paper presents data measured from an FPGA test chip fabricated in a 0.18-$muhbox{m}$ SOI process. It is shown that the test chip can function at supply voltages as low as 0.26 V without an extra supply for write assists by using latches for configuration bit storage instead of static random access memory. Investigation of the minimum energy point of the FPGA for a high-activity test pattern shows that the minimum energy point of the FPGA can be well below the threshold voltage of the transistors.
机译:对于需要灵活计算资源的低功耗系统,现场可编程门阵列(FPGA)是一个有吸引力的选择。但是,功耗最低的系统尚未采用FPGA。亚阈值电路操作提供了以最小能量点运行FPGA的机会。本文介绍了采用0.18-muhbox {m} $ SOI工艺制造的FPGA测试芯片测得的数据。结果表明,通过使用锁存器而不是静态随机存取存储器来配置配置位,测试芯片可以在低至0.26 V的电源电压下工作,而无需额外的辅助写入电源。对高活动性测试模式的FPGA最小能量点的研究表明,FPGA的最小能量点可以远低于晶体管的阈值电压。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号