首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 6-Gbit/s Hybrid Voltage-Mode Transmitter With Current-Mode Equalization in 90-nm CMOS
【24h】

A 6-Gbit/s Hybrid Voltage-Mode Transmitter With Current-Mode Equalization in 90-nm CMOS

机译:具有90nm CMOS电流模式均衡功能的6Gbit / s混合电压模式发送器

获取原文
获取原文并翻译 | 示例

摘要

Low-power (LP) high-speed serial I/O transmitters which include equalization to compensate for channel frequency-dependent loss are required to meet the aggressive link energy-efficiency targets of future systems. This brief presents an LP serial-link-transmitter design that utilizes an output stage which combines a voltage-mode driver, which offers low static-power dissipation, and current-mode equalization, which offers low complexity and dynamic-power dissipation. The utilization of current-mode equalization decouples the equalization settings and termination impedance, allowing for a significant reduction in predriver complexity relative to segmented voltage-mode drivers. Proper transmitter series termination is set with an impedance control loop which adjusts the on-resistance of the output transistors in the driver voltage-mode portion. Further reductions in dynamic-power dissipation are achieved through scaling the serializer and local clock distribution supply with data rate. Fabricated in a 1.2-V 90-nm LP CMOS process, the transmitter supports an output swing range of 100–400 $hbox{mV}_{{rm ppd}}$ and up to 6 dB of equalization and includes output-duty-cycle control. The transmitter achieves 6-Gbit/s operation at 1.26-pJ/bit energy efficiency with 300-$hbox{mV}_{{rm ppd}}$ output swing and 3.72-dB equalization.
机译:需要低功率(LP)高速串行I / O发射器,包括均衡功能以补偿与通道频率有关的损耗,以实现未来系统积极的链路能效目标。本简介介绍了一种LP串行链路发送器设计,该设计利用了输出级,该输出级结合了电压模式驱动器和电流模式均衡器,电压驱动器的静态功耗低,电流模式均衡的复杂度和动态功耗低。电流模式均衡的利用使均衡设置和端接阻抗解耦,相对于分段电压模式驱动器,可以大大降低前置驱动器的复杂度。适当的发射器串联端接设置有阻抗控制环路,该环路可调节驱动器电压模式部分中输出晶体管的导通电阻。通过缩放串行器和具有数据速率的本地时钟分配电源,可以进一步降低动态功耗。该发射器采用1.2V 90nm LP CMOS工艺制造,支持100–400 $ hbox {mV} _ {{rm ppd}} $的输出摆幅范围和高达6 dB的均衡,并包括输出占空比,周期控制。发射器以1.26-pJ / bit的能量效率实现6-Gbit / s的工作,具有300-hbox {mV} _ {{rm ppd}} $的输出摆幅和3.72dB的均衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号