首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Digital Implementation of a Single Dynamical Node Reservoir Computer
【24h】

Digital Implementation of a Single Dynamical Node Reservoir Computer

机译:单个动态节点储层计算机的数字实现

获取原文
获取原文并翻译 | 示例

摘要

Minimal hardware implementations of machine-learning techniques have been attracting increasing interest over the last decades. In particular, field-programmable gate array (FPGA) implementations of neural networks (NNs) are among the most appealing ones, given the match between system requirements and FPGA properties, namely, parallelism and adaptation. Here, we present an FPGA implementation of a conceptually simplified version of a recurrent NN based on a single dynamical node subject to delayed feedback. We show that this configuration is capable of successfully performing simple real-time temporal pattern classification and chaotic time-series prediction.
机译:在过去的几十年中,机器学习技术的最少硬件实现吸引了越来越多的关注。尤其是,鉴于系统要求和FPGA属性(即并行性和自适应性)之间的匹配,神经网络(NN)的现场可编程门阵列(FPGA)实现是最吸引人的。在这里,我们介绍了基于单个动态节点的递归神经网络的概念简化版本的FPGA实现,该节点受延迟反馈的影响。我们证明此配置能够成功执行简单的实时时间模式分类和混沌时间序列预测。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号