首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Novel Hybrid Radix-3/Radix-2 SAR ADC With Fast Convergence and Low Hardware Complexity
【24h】

A Novel Hybrid Radix-3/Radix-2 SAR ADC With Fast Convergence and Low Hardware Complexity

机译:具有快速收敛和低硬件复杂度的新型混合Radix-3 / Radix-2 SAR ADC

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a fast-converging hybrid successive approximation register (SAR) analog-to-digital converter (ADC) based on the radix-3 and radix-2 search approaches. The radix-3 approach achieves 1.6 bits/cycle, and the radix-2 approach mitigates the effect of comparator offset and improves the accuracy of the ADC. Incorporating clock gating of comparators and efficient switching of capacitors, the proposed hybrid ADC demonstrates promising balance between hardware complexity and speed and can achieve equivalent signal-to-noise-and-distortion-ratio (SNDR) with less capacitors compared with radix-3 SAR ADC. Behavioral simulation-based results verify operation and merit of the proposed architecture. An 11-bit 45-MS/s prototype with 5% capacitor mismatch in 180-nm CMOS was simulated in SPICE and achieves 67 dB of SNDR after calibration.
机译:本简介介绍了一种基于基数3和基数2搜索方法的快速收敛的混合逐次逼近寄存器(SAR)模数转换器(ADC)。 radix-3方法可实现1.6位/周期,而radix-2方法可减轻比较器失调的影响并提高ADC的精度。拟议的混合ADC结合了比较器的时钟门控和电容器的有效切换,证明了硬件复杂性和速度之间有希望的平衡,并且与基3 SAR相比,用更少的电容器就可以实现等效的信噪比和失真比(SNDR)。 ADC。基于行为仿真的结果验证了所提出体系结构的运行和优点。在SPICE中模拟了一个11位45-MS / s原型,该原型在180nm CMOS中具有5%的电容器失配,并在校准后实现了67 dB的SNDR。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号