首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >An Area-Efficient Relaxed Half-Stochastic Decoding Architecture for Nonbinary LDPC Codes
【24h】

An Area-Efficient Relaxed Half-Stochastic Decoding Architecture for Nonbinary LDPC Codes

机译:非二进制LDPC码的高效区域松弛半随机解码架构

获取原文
获取原文并翻译 | 示例

摘要

This brief presents an area-efficient relaxed half-stochastic nonbinary low-density parity-check (NB-LDPC) decoder. A novel decoding algorithm, namely, cumulative tracking forecast memory with concealing channel values (CTFM-CC) is proposed to reduce algorithm complexity and maintain bit-error-rate performance as well. Furthermore, the hardware complexity of variable node units (VNUs) is reduced through a truncated architecture, which only keeps the most reliable probability density functions. To deal with the sum-product-algorithm-to-stochastic conversion of VNU, a dynamic random number generation method, which is used for sampling a stochastic symbol, is also proposed. With these features, a (168, 84) regular-(2,4) NB-LDPC code over GF(16) decoder is implemented in a 90-nm process. According to the results of postlayout simulation, this decoder can deliver a throughput of 1.13 Gb/s with a hardware efficiency of 0.90 Mb/s/K-gate at 286 MHz. Compared to related rate-1/2 NB-LDPC decoders, the proposed decoder achieves the highest hardware efficiency with similar error-correcting capability.
机译:本简介介绍了一种面积有效的松弛半随机非二进制低密度奇偶校验(NB-LDPC)解码器。为了降低算法复杂度并保持误码率性能,提出了一种新颖的解码算法,即具有隐藏信道值的累积跟踪预测存储器(CTFM-CC)。此外,可变节点单元(VNU)的硬件复杂性通过截短的架构得以降低,该架构仅保留了最可靠的概率密度函数。为了处理VNU的乘积和算法到随机的转换,还提出了一种用于对随机符号进行采样的动态随机数生成方法。通过这些功能,可以在90纳米工艺中实现GF(16)解码器上的(168,84)常规(2,4)NB-LDPC码。根据布局后仿真的结果,该解码器在286 MHz频率下的吞吐量为1.13 Gb / s,硬件效率为0.90 Mb / s / K门。与相关的速率1/2 NB-LDPC解码器相比,该解码器以类似的纠错能力实现了最高的硬件效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号