首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Design of 370-ps Delay Floating-Voltage Level Shifters With 30-Vs Power Supply Slew Tolerance
【24h】

Design of 370-ps Delay Floating-Voltage Level Shifters With 30-Vs Power Supply Slew Tolerance

机译:具有30V / ns电源斜率容限的370ps延迟浮空电压电平转换器的设计

获取原文
获取原文并翻译 | 示例

摘要

A new design method for producing high-performance and power-rail slew-tolerant floating-voltage level shifters is presented, offering increased speed, reduced power consumption, and smaller layout area compared with previous designs. The method uses an energy-saving pulse-triggered input, a high-bandwidth current mirror, and a simple full latch composed of two inverters. A number of optimizations are explored in detail, resulting in a presented design with a slew immunity of 30 Vs, and near-zero static power dissipation in a 180-nm technology. Experimental results show a delay of below 370 ps for a level-shift range of 8–20 V. Postlayout simulation puts the energy consumption at 2.6 pJ/bit at 4 V and 7.2 pJ/bit at 20 V, with near symmetric rise and fall delays.
机译:提出了一种新的设计方法,该方法可生产高性能和耐电源压摆的浮动电压电平转换器,与以前的设计相比,可提供更高的速度,更低的功耗和更小的布局面积。该方法使用一个节能的脉冲触发输入,一个高带宽电流镜以及一个由两个反相器组成的简单的全锁存器。详细探讨了许多优化措施,从而使所提出的设计具有30 V / ns的压摆抗扰度,并在180 nm技术中具有接近零的静态功耗。实验结果表明,在8–20 V的电平转换范围内,延迟低于370 ps。后置布局仿真使能耗在4 V时为2.6 pJ / bit,在20 V时为7.2 pJ / bit,具有近似对称的上升和下降延误。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号