首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Low-Power Parallel Chien Search Architecture Using a Two-Step Approach
【24h】

Low-Power Parallel Chien Search Architecture Using a Two-Step Approach

机译:采用两步法的低功耗并行Chien搜索架构

获取原文
获取原文并翻译 | 示例
           

摘要

This brief proposes a new power-efficient Chien search (CS) architecture for parallel Bose–Chaudhuri–Hocquenghem (BCH) codes. For syndrome-based decoding, the CS plays a significant role in finding error locations, but exhaustive computation incurs a huge waste of power consumption. In the proposed architecture, the searching process is decomposed into two steps based on the binary matrix representation. Unlike the first step accessed every cycle, the second step is activated only when the first step is successful, resulting in remarkable power saving. Furthermore, an efficient architecture is presented to avoid the delay increase in critical paths caused by the two-step approach. Experimental results show that the proposed two-step architecture for the BCH (8752, 8192, 40) code saves power consumption by up to 50% compared with the conventional architecture.
机译:本简介为并行的Bose-Chaudhuri-Hocquenghem(BCH)码提出了一种新的节能Chien搜索(CS)架构。对于基于校正子的解码,CS在查找错误位置中起着重要作用,但是详尽的计算会导致功耗的巨大浪费。在提出的体系结构中,基于二进制矩阵表示将搜索过程分解为两个步骤。与每个周期访问的第一步不同,仅在第一步成功后才激活第二步,从而节省了大量电能。此外,提出了一种有效的体系结构,以避免由两步方法导致的关键路径延迟增加。实验结果表明,与传统架构相比,针对BCH(8752、8192、40)代码提出的两步架构节省了多达50%的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号