首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >Memory Efficient Architecture for Lifting-Based Discrete Wavelet Packet Transform
【24h】

Memory Efficient Architecture for Lifting-Based Discrete Wavelet Packet Transform

机译:基于升降的离散小波包变换的记忆有效架构

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a novel VLSI architecture for computing discrete wavelet packet transform (DWPT) for the continuous flow of data. Each stage of the proposed multi-stage architecture consists of the bit-reordering circuit and serial wavelet filter. The conventional wavelet filter has been modified for single path serial data. The intermediate coefficients are reordered with the help of a bit reordering circuit in order to maintain a continuous flow of data from input to output end with minimum memory and minimum latency. In comparison to the recently published architectures, the proposed one not only reduces the memory requirement by more than 50% but also achieves a 100% hardware utilization ratio. Furthermore, the area and power requirements are reduced by more than 60% and 50%, respectively.
机译:本发明介绍了一种用于计算离散小波分组变换(DWPT)的新型VLSI架构,用于连续数据流。所提出的多级架构的每个阶段包括位重新排序电路和串行小波滤波器。传统的小波滤波器已被修改用于单路径串行数据。在比特重新排序电路的帮助下重新排序中间系数,以便以最小的存储器和最小延迟维持从输入到输出端的连续数据流。与最近发表的架构相比,建议的不仅将记忆要求降低了50%以上,但也实现了100%的硬件利用率。此外,该区域和功率要求分别减少了60%和50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号