首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Efficient VLSI Architecture for Lifting-Based Discrete Wavelet Packet Transform
【24h】

Efficient VLSI Architecture for Lifting-Based Discrete Wavelet Packet Transform

机译:基于提升的离散小波包变换的高效VLSI架构

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a novel very large-scale integration (VLSI) architecture for discrete wavelet packet transform (DWPT). By exploiting the in-place nature of the DWPT algorithm, this architecture has an efficient pipeline structure to implement high-throughput processing without any on-chip memory/first-in first out access. A folded architecture for lifting-based wavelet filters is proposed to compute the wavelet butterflies in different groups simultaneously at each decomposition level. According to the comparison results, the proposed VLSI architecture is more efficient than the previous proposed architectures in terms of memory access, hardware regularity and simplicity, and throughput. The folded architecture not only achieves a significant reduction in hardware cost but also maintains both the hardware utilization and high-throughput processing with comparison to the direct mapped tree-structured architecture
机译:本简介介绍了一种用于离散小波包变换(DWPT)的新颖的超大规模集成(VLSI)体系结构。通过利用DWPT算法的就地性质,该体系结构具有有效的流水线结构,无需任何片上存储器/先进先出访问即可实现高吞吐量处理。提出了一种基于提升的小波滤波器的折叠架构,以在每个分解级别同时计算不同组中的小波蝶形。根据比较结果,在存储器访问,硬件规则性和简单性以及吞吐量方面,所提出的VLSI体系结构比先前提出的体系结构更有效。与直接映射的树状结构相比,折叠式结构不仅可以显着降低硬件成本,而且还可以保持硬件利用率和高吞吐量处理能力

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号