首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Fully Integrated 25 Gb/s Low-Noise TIA+CDR Optical Receiver Designed in 40-nm-CMOS
【24h】

A Fully Integrated 25 Gb/s Low-Noise TIA+CDR Optical Receiver Designed in 40-nm-CMOS

机译:采用40 nm CMOS设计的全集成式25 Gb / s低噪声TIA + CDR光接收器

获取原文
获取原文并翻译 | 示例

摘要

A fully integrated 25 Gb/s low-noise optical receiver is presented which integrates transimpedance amplifier (TIA), continuous-time linear equalizer (CTLE), high-gain and high-bandwidth limiting amplifier (LA), and clock and data recovery (CDR) circuit into a single die. The TIA employs an inverter-based pseudo-differential TIA scheme with input series-inductor peaking, cross-coupled negative Gm pair and negative capacitance to improve the bandwidth, and noise performance, while a MOSFET corner compensation (MCC) circuit compensates for CMOS corner variations. A gain control (GC) scheme is proposed which solves the group delay issue caused by TIA input impedance variations from small input to overload current. Finally, a 2x-oversampling CDR using a bang-bang phase detector is included. The receiver is fabricated in 40-nm CMOS process, and the 850 nm VCSEL-based full-link measurement results show that the optical receiver achieves 44 mu A(pp) (RSSI Current = 43 mu A, ER = 4.94 dB) optical modulation amplitude (OMA) sensitivity (BER<1e-12) with 150 fF photodiode capacitance, from 3.3-V and 1.3-V supplies, respectively.
机译:提出了一种完全集成的25 Gb / s低噪声光接收器,该接收器集成了跨阻放大器(TIA),连续时间线性均衡器(CTLE),高增益和高带宽限制放大器(LA)以及时钟和数据恢复( CDR)电路成一个裸片。 TIA采用基于反相器的伪差分TIA方案,该方案具有输入串联电感峰值,交叉耦合的负Gm对和负电容,以改善带宽和噪声性能,而MOSFET角补偿(MCC)电路可补偿CMOS角变化。提出了一种增益控制(GC)方案,该方案解决了TIA输入阻抗从小输入到过载电流变化引起的群时延问题。最后,还包括使用Bang-bang相位检测器的2x过采样CDR。该接收器采用40 nm CMOS工艺制造,基于850 nm VCSEL的全链路测量结果表明,该光接收器实现了44μA(pp)(RSSI电流= 43μA,ER = 4.94 dB)的光调制具有150 fF光电二极管电容的幅度(OMA)灵敏度(BER <1e-12),分别来自3.3V和1.3V电源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号