首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >A Bit-Line Voltage Sensing Circuit With Fused Offset Compensation and Cancellation Scheme
【24h】

A Bit-Line Voltage Sensing Circuit With Fused Offset Compensation and Cancellation Scheme

机译:具有融合失调补偿和抵消方案的位线电压传感电路

获取原文
获取原文并翻译 | 示例

摘要

A systematic offset voltage occurs in sense amplifiers for SRAMs, mainly due to the mismatch between the threshold voltages of MOS transistors. This offset affects the reading operations of SRAMs in terms of accuracy, delay and power consumption. In this brief, a bit-line voltage sense amplifier is presented, which combines offset compensation and cancellation features. The circuit operations are carried out in four phases, in which two CMOS amplifiers are used as line buffers and they are pre-charged in the high voltage gain region in order to reduce the effects of the offset. The proposed sense amplifier has been designed and prototyped in 180-nm CMOS technology. It is capable to correct a voltage offset up to 100 mV and exhibits a minimum access time of 58 ps. These results overcome other solutions in applications where sub-threshold operations are not required and an aggressive voltage scaling is not convenient.
机译:系统失调电压出现在SRAM的读出放大器中,这主要是由于MOS晶体管的阈值电压之间的失配。此偏移量会在准确性,延迟和功耗方面影响SRAM的读取操作。在本简介中,提出了一种位线电压检测放大器,它结合了偏移补偿和抵消功能。电路操作分四个阶段进行,其中两个CMOS放大器用作线路缓冲器,并在高电压增益区域中对其进行预充电,以减少偏移的影响。拟议的读出放大器已采用180 nm CMOS技术进行设计和原型设计。它能够校正高达100 mV的电压偏移,并具有5​​8 ps的最小访问时间。这些结果克服了在不需要亚阈值操作并且不方便进行电压缩放的应用中的其他解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号