首页> 外文期刊>Systems Engineering and Electronics, Journal of >Optimal hardware/software co-synthesis for core-based SoC designs
【24h】

Optimal hardware/software co-synthesis for core-based SoC designs

机译:基于内核的SoC设计的最佳硬件/软件综合

获取原文
获取原文并翻译 | 示例

摘要

A hardware/software co-synthesis method is presented for SoC designs consisting of both hardware IP cores and software components on a graph-theoretic formulation. Given a SoC integrated with a set of functions and a set of performance factors, a core for each function is selected from a set of alternative IP cores and software components, and optimal partitions is found in a way to evenly balance the performance factors and to ultimately reduce the overall cost, size, power consumption and runtime of the core-based SOC. The algorithm formulates IP cores and components into the corresponding mathematical models, presents a graph-theoretic model for finding the optimal partitions of SoC design and transforms SOC hardware/software co-synthesis problem into finding optimal paths in a weighted, directed graph. Overcoming the three main deficiencies of the traditional methods, this method can work automatically, evaluate more performance factors at the same time and meet the particularity of SoC designs. At last, the approach is illustrated that is practical and effective through partitioning a practical system.
机译:提出了一种用于SoC设计的硬件/软件协同方法,该方法由图形理论公式组成,包括硬件IP核和软件组件。给定集成了一组功能和一组性能因子的SoC,可以从一组替代IP内核和软件组件中选择每个功能的内核,并找到最佳分区,以均衡地平衡性能因子并最终降低了基于内核的SOC的总体成本,尺寸,功耗和运行时间。该算法将IP核和组件公式化为相应的数学模型,提供了一种图论模型来寻找SoC设计的最佳分区,并将SOC硬件/软件协同综合问题转化为在加权有向图中找到最佳路径。克服了传统方法的三个主要缺陷,该方法可以自动工作,同时评估更多性能因素并满足SoC设计的特殊性。最后,通过对实际系统进行划分,说明了一种切实有效的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号