首页> 外文期刊>IEEE Transactions on Applied Superconductivity >A clock distribution scheme for large RSFQ circuits
【24h】

A clock distribution scheme for large RSFQ circuits

机译:大型RSFQ电路的时钟分配方案

获取原文
获取原文并翻译 | 示例

摘要

A primary issue in maximizing the performance of large scale synchronous digital systems is the clock distribution scheme. We present novel clocking scheme, developed specifically for RSFQ logic, which is based on the concurrent flow of the clock and data signals. The scheme permits the circuit throughput to be independent of inter-cell connection delays and significantly reduces the dependence of the throughput on the clock-to-output delay of the cells. Concurrent flow clocking is particularly well for structured architectures. The simulated maximum clock frequency of an RSFQ decimation digital filter currently under development at the University of Rochester can be as much as seven times higher using concurrent-flow clocking rather than conventional (counterflow) clocking. This advantage, however, is reduced to a factor of two due to fabrication parameter variations in present day superconductive technologies.
机译:最大化大型同步数字系统性能的主要问题是时钟分配方案。我们提出了专门针对RSFQ逻辑开发的新颖时钟方案,该方案基于时钟和数据信号的并发流。该方案允许电路吞吐量独立于小区间连接延迟,并且显着降低了吞吐量对单元的时钟至输出延迟的依赖性。并行流时钟对于结构化体系结构特别好。罗切斯特大学目前正在开发的RSFQ抽取数字滤波器的模拟最大时钟频率可以使用并发流时钟而不是常规(逆流)时钟高出七倍。然而,由于当今超导技术中制造参数的变化,该优点减小到两倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号