首页> 外文期刊>IEEE Transactions on Applied Superconductivity >SINIS process development for integrated circuits withcharacteristic voltages exceeding 250 μV
【24h】

SINIS process development for integrated circuits withcharacteristic voltages exceeding 250 μV

机译:适用于特征电压超过250μV的集成电路的SINIS工艺开发

获取原文
获取原文并翻译 | 示例

摘要

At PTB, the fabrication process in Nb-Al/AlxOy /Al/AlxOy/Al-Nb SINIS multilayer technology has been improved to raise the characteristic voltage of SINIS two-tunnel Josephson junctions up to VC=ICRn =245 μV. The process has been realized in LTS implementation. Various sets of the test wafers and wafers containing dc/SFQ and SFQ/dc converters, Josephson transmission lines, and T-flipflop circuits were fabricated and measured. The critical current densities of the junctions have been varied in the range from 70 A/cm2 to 2.2 kA/cm2 with corresponding characteristic voltages of VC =55 μV and 245 μV at the temperature of 4.2 K. The junctions show nearly hysteresis-free behaviour (less than 15%), the intra-wafer parameter spread is smaller than ±10%. RSFQ circuits have been realized with operation margins of the bias currents larger than ±20%
机译:在PTB处,已经改进了Nb-Al / AlxOy / Al / AlxOy / Al-Nb SINIS多层技术的制造工艺,以将SINIS两通道约瑟夫森结的特征电压提高到VC = ICRn = 245μV。该过程已在LTS实施中实现。制作并测量了各种测试晶片以及包含dc / SFQ和SFQ / dc转换器,约瑟夫森传输线和T触发器电路的晶片。在4.2 K的温度下,结的临界电流密度在70 A / cm2至2.2 kA / cm2的范围内变化,相应的特征电压分别为VC = 55μV和245μV。结表现出几乎没有磁滞的性能(小于15%),晶片内参数扩展小于±10%。已实现RSFQ电路,其偏置电流的操作余量大于±20%

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号