首页> 外文期刊>IEEE Transactions on Applied Superconductivity >Design and demonstration of SFQ pipelined multiplier
【24h】

Design and demonstration of SFQ pipelined multiplier

机译:SFQ流水线乘法器的设计与演示

获取原文
获取原文并翻译 | 示例

摘要

We have designed an SFQ pipeline multiplier using a cell-based design method. The cell-based design method enables us to expand the circuit-scale easily and is essential for the design of large-scale circuits. In the construction of the multiplier, a serial-parallel type was adopted. This type performs the partial products and the summation of the products in a bit-serial form. The multiplier designed here is a 3-bit serial-parallel structure with a seven-stage pipeline and is composed of destructive read-out (DRO) gates, nondestructive read-out (NDRO) gates and carry save serial adders (CSSA's). This circuit was fabricated by the NEC standard process. The number of Josephson Junctions is 1150. We have successfully tested the full operation with a bias margin of /spl plusmn/5.5%.
机译:我们已经使用基于单元的设计方法设计了SFQ管道乘法器。基于单元的设计方法使我们能够轻松扩展电路规模,这对于大规模电路的设计至关重要。在乘法器的构造中,采用了串并型。此类型以位串行形式执行部分乘积和乘积的求和。这里设计的乘法器是具有7级流水线的3位串行并行结构,由破坏性读出(DRO)门,非破坏性读出(NDRO)门和进位保存串行加法器(CSSA)组成。该电路是通过NEC标准工艺制造的。 Josephson Junctions的数量是1150。我们已经成功地以/ spl plusmn / 5.5%的偏差裕量测试了整个操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号