首页> 外文期刊>IEEE Transactions on Applied Superconductivity >Demonstration of decimation filter and high-speed testing of a component of the filter
【24h】

Demonstration of decimation filter and high-speed testing of a component of the filter

机译:抽取滤波器的演示和滤波器组件的高速测试

获取原文
获取原文并翻译 | 示例

摘要

We study decimation filters based on the single-flux-quantum circuit in order to realize over-sampled AD converter. We designed the decimation digital filters using CONNECT cells, a well-developed cell library. We designed a T1 cell, because the T1 cell is the key for the counting-type decimation filter. We confirmed correct operation up to 43 GHz by using an on chip test system. Using the T1 cell, we designed second-order counting-type decimation sinc filters with decimation factors N=2 and N=4. The circuit scale was as high as 2758 junctions. We also confirmed the correct operation of these filters.
机译:为了实现过采样AD转换器,我们研究了基于单通量量子电路的抽取滤波器。我们使用完善的单元库CONNECT单元设计了抽取数字滤波器。我们设计了一个T1单元,因为T1单元是计数型抽取滤波器的关键。通过使用片上测试系统,我们确认了高达43 GHz的正确操作。使用T1单元,我们设计了抽取因子为N = 2和N = 4的二阶计数型抽取Sinc滤波器。电路规模高达2758个结。我们还确认了这些过滤器的正确操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号