...
首页> 外文期刊>IEEE Transactions on Applied Superconductivity >Flux-1 RSFQ microprocessor: physical design and test results
【24h】

Flux-1 RSFQ microprocessor: physical design and test results

机译:Flux-1 RSFQ微处理器:物理设计和测试结果

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The Flux-1 chip is an RSFQ implementation of a small general-purpose processing engine with target clock frequency of 20 GHz and over 5000 gates (over 60 K Josephson junctions) connected in an irregular pattern. The scale of this design task forced us to re-think conventional RSFQ design methodology and implement new approaches suitable for digital systems of this level of complexity and beyond. This paper presents lessons learned from the Flux-1 effort, mostly concentrating on chip physical design. Here we discuss our approach to the circuit design and verification of individual gates, gate interconnect using passive transmission lines and use of CAD tools for design automation and verification.
机译:Flux-1芯片是小型通用处理引擎的RSFQ实现,其目标时钟频率为20 GHz,并且以不规则的模式连接了超过5000个门(超过60 K个约瑟夫森结)。此设计任务的规模迫使我们重新考虑传统的RSFQ设计方法,并实施适用于这种复杂程度及更高水平的数字系统的新方法。本文介绍了从Flux-1努力中学到的经验,主要集中在芯片物理设计上。在这里,我们讨论了电路设计和单个门验证,使用无源传输线进行门互连以及使用CAD工具进行设计自动化和验证的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号