首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Design of a high-speed CMOS multi-bit quantizer for continuous-time Delta-Sigma Modulator applications
【24h】

Design of a high-speed CMOS multi-bit quantizer for continuous-time Delta-Sigma Modulator applications

机译:连续时间Delta-Sigma调制器应用的高速CMOS多位量化器设计

获取原文
获取原文并翻译 | 示例

摘要

Digital front-end receivers realize direct conversion of an analog signal to digital form at intermediate frequencies (IF), simplifying the overall system design and alleviating the problems associated with IF mixers. The trend is to eliminate any RF/analog mixers and digitize the RF signal as near as possible to the antenna. In order to digitize directly the analog input signal, a high dynamic-range and high-speed ADC is needed. Continuous-Time Bandpass Delta-Sigma Modulator can meet these requirements, using high-performance multi-bit quantizers. This article presents the design of a high-speed CMOS Analog-to-Digital Converter (ADC) which can be used as a quantizer in Continuous-Time Delta-Sigma Modulator. It is designed in a 130 nm CMOS technology from STMicroelectronics. The main features of the ADC are 3-bit resolution with 4 GHz sampling rate in a 0.8–2 GHz bandwidth.
机译:数字前端接收器可将中频(IF)的模拟信号直接转换为数字形式,从而简化了整个系统设计并减轻了与IF混频器有关的问题。趋势是消除任何RF /模拟混频器并使RF信号尽可能靠近天线进行数字化。为了直接数字化模拟输入信号,需要一个高动态范围和高速ADC。使用高性能的多位量化器,连续时间带通Delta-Sigma调制器可以满足这些要求。本文介绍了可以用作连续时间Δ-Σ调制器中的量化器的高速CMOS模数转换器(ADC)的设计。它采用意法半导体(STMicroelectronics)的130 nm CMOS技术设计。 ADC的主要功能是3位分辨率,在0.8–2 GHz带宽内具有4 GHz采样率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号