首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Novel loop architectures for enhancing linearity and resolution of analog-to-digital converters
【24h】

Novel loop architectures for enhancing linearity and resolution of analog-to-digital converters

机译:新颖的环路架构可增强模数转换器的线性度和分辨率

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes three mixed (analog and digital) loop architectures which involve an analog-to-digital converter and enhance its linearity and its resolution. Their benefits are discussed with mathematical models and high-level simulations (the ADC inserted in the loops is then a passive sigma-delta structure). One of the loop topologies is particularly highlighted: it is ideally able to enhance resolution by 5 bits without damaging bandwidth. The only added analog element is an active differential low-pass filter. The other operators are fully digital: a predictor and some models of the analog parts. The effect of some defaults, such as mismatch and common mode, is illustrated by high-level simulations. The needed accuracy for the digital parameters is evaluated to 16 bits. The test of a prototype realized in a 0.35 μm CMOS technology validates the principle and demonstrates that the critical element of the structure is the active differential filter.
机译:本文提出了三种混合(模拟和数字)环路架构,其中包括一个模数转换器并增强了其线性度和分辨率。通过数学模型和高级仿真讨论了它们的好处(然后,插入环路的ADC为无源sigma-delta结构)。特别强调了一种环路拓扑:理想情况下,它能够在不损害带宽的情况下将分辨率提高5位。唯一添加的模拟元件是有源差分低通滤波器。其他运算符是全数字的:预测器和模拟零件的某些模型。高层仿真显示了一些默认设置的影响,例如失配和共模。数字参数所需的精度评估为16位。用0.35μmCMOS技术实现的原型的测试验证了这一原理,并证明了该结构的关键要素是有源差分滤波器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号