首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A phase-locked loop of the resistance and capacitance scaling scheme with multiple charge pumps
【24h】

A phase-locked loop of the resistance and capacitance scaling scheme with multiple charge pumps

机译:具有多个电荷泵的电阻和电容缩放方案的锁相环

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a novel phase-locked loop (PLL) architecture with multiple charge pumps, which is used to design a fast-locking PLL and a low-phase-noise PLL, is proposed. The effective capacitance and resistance of the loop filter in terms of voltage is scaled up/down according to the locking status by controlling the magnitude and direction of the charge pump current. Two PLLs, one with a fast-locking characteristic and the other with a low-phase-noise characteristic, are designed and fabricated in a 0.35-μm CMOS process based on the proposed architecture. The fast-locking PLL has a locking time of less than 6 μs and a phase noise of −90.45 dBc/Hz at 1 MHz offset. The low-phase-noise PLL has a locking time of 25 μs, a phase noise of −105.37 dBc/Hz at 1 MHz offset, and a reference spur of −50 dBc. Both PLLs have an 851.2 MHz output frequency.
机译:本文提出了一种具有多个电荷泵的新型锁相环(PLL)体系结构,该体系结构用于设计快速锁相PLL和低相位噪声PLL。通过控制电荷泵电流的大小和方向,可以根据锁定状态按比例放大/缩小按电压计算的环路滤波器的有效电容和电阻。基于所提出的架构,以0.35μmCMOS工艺设计和制造了两个PLL,一个具有快速锁定特性,另一个具有低相位噪声特性。快速锁定PLL的锁定时间小于6μs,在1 MHz偏移下的相位噪声为-90.45 dBc / Hz。低相位噪声PLL的锁定时间为25μs,在1 MHz偏移处的相位噪声为−105.37 dBc / Hz,参考杂散为−50 dBc。两个PLL的输出频率均为851.2 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号