首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Time-based all-digital sigma–delta modulators for nanometer low voltage CMOS data converters
【24h】

Time-based all-digital sigma–delta modulators for nanometer low voltage CMOS data converters

机译:基于时间的全数字sigma-delta调制器,用于纳米低压CMOS数据转换器

获取原文
获取原文并翻译 | 示例

摘要

A phase-based delta–sigma (ΔΣ) analog-to-digital converter (ADC) is proposed and the idea is demonstrated using two architectures. The first architecture adopts a delay-locked-loop (DLL) mechanism. It is realized by a modification of a DLL using a voltage-controlled delay line (VCDL) based quantizer and a charge pump in the feedback path. The proposed architecture offers both reference jitter shaping and quantization noise shaping. Simulation results show that the proposed ΔΣ ADC achieved 50.5 dB SNDR or 8.09 bits resolution for a 10 MHz signal bandwidth. The second architecture adopts a combination of voltage-controlled and digitally-controlled delay lines (VCDL–DCDL) as the phase-domain counterparts of an ADC–DAC in a traditional delta–sigma modulator. Simulation results of the new modulator achieve a 57.8 dB SNR, or a 9.28 bit over a 10 MHz bandwidth.
机译:提出了一种基于相位的delta-sigma(ΔΣ)模数转换器(ADC),并使用两种架构对该思想进行了演示。第一种体系结构采用延迟锁定环(DLL)机制。这是通过在反馈路径中使用基于压控延迟线(VCDL)的量化器和电荷泵对DLL进行修改来实现的。所提出的架构同时提供了参考抖动整形和量化噪声整形。仿真结果表明,对于10 MHz的信号带宽,拟议的ΔΣADC达到了50.5 dB的SNDR或8.09位的分辨率。第二种架构采用电压控制和数字控制的延迟线(VCDL–DCDL)的组合作为传统delta-sigma调制器中ADC-DAC的相域对应物。新调制器的仿真结果在5 MHz带宽上达到57.8 dB SNR或9.28位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号