...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >5 Gb/s 2:1 fully-integrated full-rate multiplexer with on-chip clock generation circuit in 0.18-μm CMOS
【24h】

5 Gb/s 2:1 fully-integrated full-rate multiplexer with on-chip clock generation circuit in 0.18-μm CMOS

机译:具有0.18μmCMOS的片上时钟生成电路的5 Gb / s 2:1全集成全速率多路复用器

获取原文
获取原文并翻译 | 示例
           

摘要

A 5 Gb/s 2:1 full-rate multiplexer (MUX) has been designed and fabricated in SMIC 0.18-μm CMOS process. A clock generation circuit (CGC) is also integrated to provide the MUX with both 2.5 and 5-GHz clock signals. The CGC is realized by a clock and data recovery (CDR) loop with a divide-by-2 frequency divider embedded in, where the two required clocks are obtained after and before the divider, respectively. In addition, the phase relation between data and clock is assured automatically by CDR feedback loop and the precise layout. The whole chip area is 812 × 675 μm, including pads. At a single supply voltage of 1.8 V, the total power consumption is 162 mW with an input sensitivity of <25 mV and a single-ended output swing of above 300 mV. And due to the full-rate architecture, the pulse width distortion (PWD) with multiplexed data is removed. The measured results also show that the circuit can work reliably at any input data rate between 2.46 and 2.9 Gb/s without need for external components, reference clock, or manual phase alignment between data and clock.
机译:已经采用SMIC0.18-μmCMOS工艺设计和制造了5 Gb / s 2:1全速率多路复用器(MUX)。还集成了一个时钟生成电路(CGC),为MUX提供2.5和5 GHz时钟信号。 CGC由嵌入了2分频分频器的时钟和数据恢复(CDR)循环实现,其中两个所需的时钟分别在分频器之后和之前。此外,CDR反馈环路和精确的布局可自动确保数据和时钟之间的相位关系。包括焊盘在内,整个芯片面积为812×675μm。在1.8 V的单电源电压下,总功耗为162 mW,输入灵敏度小于25 mV,单端输出摆幅大于300 mV。并且由于采用了全速率架构,可以消除具有多路复用数据的脉冲宽度失真(PWD)。测量结果还表明,该电路可以在2.46至2.9 Gb / s的任何输入数据速率下可靠地工作,而无需外部组件,参考时钟或数据与时钟之间的手动相位对准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号