首页> 外文期刊>ACM transactions on software engineering and methodology >A logic-based approach for the verification of UML timed models
【24h】

A logic-based approach for the verification of UML timed models

机译:基于逻辑的UML定时模型验证方法

获取原文
获取原文并翻译 | 示例

摘要

This article presents a novel technique to formally verify models of real-time systems captured through a set of heterogeneous UML diagrams. The technique is based on the following key elements: (i) a subset of Unified Modeling Language (UML) diagrams, called Coretto UML (C-UML), which allows designers to describe the components of the system and their behavior through several kinds of diagrams (e.g., state machine diagrams, sequence diagrams, activity diagrams, interaction overview diagrams), and stereotypes taken from the UML Profile for Modeling and Analysis of Real-Time and Embedded Systems; (ii) a formal semantics of C-UML diagrams, defined through formulae of the metric temporal logic Tempo Reale ImplicitO (TRIO); and (iii) a tool, called Corretto, which implements the aforementioned semantics and allows users to carry out formal verification tasks on modeled systems. We validate the feasibility of our approach through a set of different case studies, taken from both the academic and the industrial domain.
机译:本文介绍了一种新颖的技术,可以通过一组异构的UML图正式验证实时系统的模型。该技术基于以下关键要素:(i)称为Coretto UML(C-UML)的统一建模语言(UML)图的子集,允许设计人员通过多种方法描述系统的组件及其行为。图(例如,状态机图,序列图,活动图,交互概述图)和构造型取自UML Profile,用于实时和嵌入式系统的建模和分析; (ii)C-UML图的形式语义,通过度量时间逻辑“速度真实隐含”(TRIO)的公式定义; (iii)名为Corretto的工具,可实现上述语义并允许用户在建模系统上执行形式验证任务。我们通过一系列不同的案例研究验证了我们方法的可行性,这些案例研究来自学术领域和工业领域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号