首页> 外文学位 >Design Techniques For Ultra-Low Noise And Low Power Low Dropout (LDO) Regulators.
【24h】

Design Techniques For Ultra-Low Noise And Low Power Low Dropout (LDO) Regulators.

机译:超低噪声和低功耗低压降(LDO)稳压器的设计技术。

获取原文
获取原文并翻译 | 示例

摘要

Modern day deep sub-micron SOC architectures often demand very low supply noise levels. As supply voltage decreases with decreasing deep sub-micron gate length, noise on the power supply starts playing a dominant role in noise-sensitive analog blocks, especially high precision ADC, PLL, and RF SOC's. Most handheld and portable applications and highly sensitive medical instrumentation circuits tend to use low noise regulators as on-chip or on board power supply. Nonlinearities associated with LNA's, mixers and oscillators up-convert low frequency noise with the signal band. Specifically, synthesizer and TCXO phase noise, LNA and mixer noise figure, and adjacent channel power ratios of the PA are heavily influenced by the supply noise and ripple. This poses a stringent requirement on a very low noise power supply with high accuracy and fast transient response. Low Dropout (LDO) regulators are preferred over switching regulators for these applications due to their attractive low noise and low ripple features. LDO's shield sensitive blocks from high frequency fluctuations on the power supply while providing high accuracy, fast response supply regulation.;This research focuses on developing innovative techniques to reduce the noise of any generic wideband LDO, stable with or without load capacitor. The proposed techniques include Switched RC Filtering to reduce the Bandgap Reference noise, Current Mode Chopping to reduce the Error Amplifier noise & MOS-R based RC filter to reduce the noise due to bias current. The residual chopping ripple was reduced using a Switched Capacitor notch filter. Using these techniques, the integrated noise of a wideband LDO was brought down to 15microV in the integration band of 10Hz to 100kHz. These techniques can be integrated into any generic LDO without any significant area overhead.
机译:现代的深亚微米SOC架构通常需要非常低的电源噪声水平。随着电源电压随着深亚微米栅极长度的减小而降低,电源上的噪声开始在对噪声敏感的模拟模块(尤其是高精度ADC,PLL和RF SOC)中起主要作用。大多数手持和便携式应用以及高度敏感的医疗仪器电路都倾向于使用低噪声调节器作为片上或板载电源。与LNA,混频器和振荡器相关的非线性会在信号频带上转换低频噪声。具体来说,合成器和TCXO的相位噪声,LNA和混频器的噪声系数以及PA的相邻通道功率比受电源噪声和纹波的影响很大。这对具有高精度和快速瞬态响应的超低噪声电源提出了严格的要求。在这些应用中,低压降(LDO)稳压器优于开关稳压器,因为它们具有有吸引力的低噪声和低纹波特性。 LDO的屏蔽敏感元件可防止电源上的高频波动,同时提供高精度,快速响应的电源调节。该研究致力于开发创新技术,以降低任何具有或不具有负载电容器的稳定的通用宽带LDO的噪声。拟议的技术包括:开关RC滤波,以减少带隙基准噪声;电流模式斩波,以减少误差放大器噪声;以及基于MOS-R的RC滤波器,以减少由偏置电流引起的噪声。使用开关电容器陷波滤波器可以减少残留的斩波纹波。使用这些技术,宽带LDO的集成噪声在10Hz至100kHz的集成带中降至15microV。这些技术可以集成到任何通用LDO中,而不会产生任何大面积开销。

著录项

  • 作者

    Magod Ramakrishna, Raveesh.;

  • 作者单位

    Arizona State University.;

  • 授予单位 Arizona State University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 M.S.
  • 年度 2014
  • 页码 61 p.
  • 总页数 61
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号