首页> 外文学位 >Integration of room temperature single electron transistor with CMOS subsystem.
【24h】

Integration of room temperature single electron transistor with CMOS subsystem.

机译:室温单电子晶体管与CMOS子系统的集成。

获取原文
获取原文并翻译 | 示例

摘要

The single electron transistor (SET) is a charge-based device that may complement the dominant metal-oxide-semiconductor field effect transistor (MOSFET) technology. As the cost of scaling MOSFET to smaller dimensions are rising and the the basic functionality of MOSFET is encountering numerous challenges at dimensions smaller than 10nm, the SET has shown the potential to become the next generation device which operates based on the tunneling of electrons. Since the electron transfer mechanism of a SET device is based on the non-dissipative electron tunneling effect, the power consumption of a SET device is extremely low, estimated to be on the order of 10--18 J.;The objectives of this research are to demonstrate technologies that would enable the mass produce of SET devices that are operational at room temperature and to integrate these devices on top of an active complementary-MOSFET (CMOS) substrate. To achieve these goals, two fabrication techniques are considered in this work. The Focus Ion Beam (FIB) technique is used to fabricate the islands and the tunnel junctions of the SET device. A Ultra-Violet (UV) light based Nano-Imprint Lithography (NIL) call Step-and-Flash-Imprint Lithography (SFIL) is used to fabricate the interconnections of the SET devices. Combining these two techniques, a full array of SET devices are fabricated on a planar substrate. Test and characterization of the SET devices has shown consistent Coulomb blockade effect, an important single electron characteristic.;To realize a room temperature operational SET device that function as a logic device to work along CMOS, it is important to know the device behavior at different temperatures. Based on the theory developed for a single island SET device, a thermal analysis is carried out on the multi-island SET device and the observation of changes in Coulomb blockade effect is presented. The results show that the multi-island SET device operation highly depends on temperature.;The important parameters that determine the SET operation is the effective capacitance Ceff and tunneling resistance Rt. These two parameters lead to the tunneling rate of an electron in the SET device, Gamma. To obtain an accurate model for SET operation, the effects of the deviation in dimensions, the trap states in the insulation, and the background charge effect have to be taken into consideration. The theoretical and experimental evidence for these non-ideal effects are presented in this work.
机译:单电子晶体管(SET)是一种基于电荷的器件,可以补充主要的金属氧化物半导体场效应晶体管(MOSFET)技术。随着将MOSFET缩小至更小尺寸的成本不断上升,且MOSFET的基本功能在小于10nm的尺寸上面临众多挑战,SET已显示出潜力成为下一代基于电子隧穿的器件。由于SET器件的电子传递机理基于非耗散电子隧穿效应,因此SET器件的功耗极低,估计约为10--18 J .;本研究的目的旨在演示能够批量生产可在室温下运行的SET器件的技术,并将这些器件集成在有源互补MOSFET(CMOS)衬底上。为了实现这些目标,在这项工作中考虑了两种制造技术。聚焦离子束(FIB)技术用于制造SET器件的孤岛和隧道结。基于紫外线(UV)的纳米压印光刻(NIL)称为步进和闪光压印光刻(SFIL)用于制造SET器件的互连。结合这两种技术,可以在平面基板上制造SET器件的完整阵列。 SET器件的测试和表征显示出一致的库仑阻挡效应,这是一个重要的单电子特性。;要实现在室温下运行的SET器件,它作为逻辑器件可沿着CMOS工作,重要的是要了解不同状态下的器件行为温度。基于为单岛SET装置开发的理论,对多岛SET装置进行了热分析,并观察了库仑阻塞效应的变化。结果表明,多岛SET器件的工作高度依赖于温度。确定SET操作的重要参数是有效电容Ceff和隧穿电阻Rt。这两个参数导致SET器件Gamma中电子的隧穿速率。为了获得用于SET操作的准确模型,必须考虑尺寸偏差,绝缘层中的陷阱状态以及背景电荷效应的影响。这些非理想影响的理论和实验证据在本工作中提供。

著录项

  • 作者

    Cheam, Daw Don.;

  • 作者单位

    Michigan Technological University.;

  • 授予单位 Michigan Technological University.;
  • 学科 Engineering Electronics and Electrical.;Physics Condensed Matter.
  • 学位 Ph.D.
  • 年度 2009
  • 页码 212 p.
  • 总页数 212
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号