首页> 外文学位 >Double-Gate Single Electron Transistor: Modeling, Design & Evaluation of Logic Architectures.
【24h】

Double-Gate Single Electron Transistor: Modeling, Design & Evaluation of Logic Architectures.

机译:双门单电子晶体管:逻辑架构的建模,设计和评估。

获取原文
获取原文并翻译 | 示例

摘要

In this work, we present a physics-based analytical SET model for hybrid SET-CMOS circuit simulations. A realistic SET modeling approach has been used to provide a compact SET model that takes several conduction mechanisms into account and closely matches experimental SET characteristics. The model is implemented in Verilog-A language, and can provide suitable environment to simulate hybrid SET-CMOS architectures. We have presented logic circuit design technique based on double-gate metallic SET (DG-SET) at room temperature. We have also shown the flexibility that the second gate can bring in order to configure the SET into P-type and N-type. Given that the same device is utilized, the circuit design approach exhibits regularity of the logic gate that simplifies the design process and leads to reduce the increasing process variations. Afterwards, we have addressed a new Boolean logic family based on DG-SET. An evaluation of the performance metrics have been carried out to quantify SET technology at the circuit level and compared to advanced CMOS technology nodes. SET-based static memory was achieved and performances metrics have been discussed. At the architectural level, we have investigated both full DG-SET based arithmetic logic blocks (FA & ALU) and programmable logic circuits to emphasize the low power aspect of the technology. The extra power reduction of SETs based logic gates compared to the CMOS makes this technology much attractive for ultra-low power embedded applications. In this way, architectures based on SETs may offer a new computational paradigm with low power consumption and low voltage operation. We have also addressed a flexible logic design methodology based on DG-SET transmission gates. Unlike conventional design approach, the XOR / XNOR behavior can be efficiently implemented with only 4 transistors. Moreover, this approach allows obtaining reconfigurable XOR / XNOR gates by swapping the cell biasing. Given that the same device is utilized, the structure can be physically implemented and established in a regular manner. Finally, complex logic gates based on DG-SET transmission gates offer an improvement in terms of transistor device count and power consumption compared to standard complementary DG-SET implementations. Process variations are introduced through our model enabling then a statistical study to better estimate the SET-based circuit performances and robustness. SET features low power but limited operating frequency, i.e. the parasitics linked to the interconnects reduce the circuit operating frequency as the SET ION current is limited to the nA range.;In term of perspectives: i) detailed studying the impact on SET-based logic cells of process variation and random background charge ii) considering multi-level computational model and their associate architectures iii) investigating new computation paradigms (neuro-inspired architectures, quantum cellular automata) should be considered for future works.;Keywords: Double-Gate Single Electron Transistors (DG-SET), SET compact modeling, Logic Circuit Design, Nano-Architectures, Ultra-low power.
机译:在这项工作中,我们为混合SET-CMOS电路仿真提供了基于物理的分析性SET模型。现实的SET建模方法已用于提供紧凑的SET模型,该模型考虑了几种传导机制并与实验SET特性紧密匹配。该模型以Verilog-A语言实现,可以提供合适的环境来模拟混合SET-CMOS架构。我们介绍了基于双栅极金属SET(DG-SET)在室温下的逻辑电路设计技术。我们还展示了第二个门可以带来的灵活性,以便将SET配置为P型和N型。假设使用相同的器件,则电路设计方法具有逻辑门的规律性,从而简化了设计过程并减少了不断增加的过程变化。之后,我们解决了基于DG-SET的新布尔逻辑系列。已经对性能指标进行了评估,以在电路级量化SET技术,并与先进的CMOS技术节点进行了比较。实现了基于SET的静态内存,并讨论了性能指标。在体系结构级别,我们已经研究了基于DG-SET的完整算术逻辑块(FA&ALU)和可编程逻辑电路,以强调该技术的低功耗方面。与CMOS相比,基于SET的逻辑门的功耗进一步降低,使得该技术对于超低功耗嵌入式应用更具吸引力。以这种方式,基于SET的架构可以提供具有低功耗和低电压操作的新的计算范例。我们还讨论了基于DG-SET传输门的灵活逻辑设计方法。与传统的设计方法不同,仅使用4个晶体管即可有效地实现XOR / XNOR行为。此外,这种方法允许通过交换单元偏置来获得可重构的XOR / XNOR门。假设使用相同的设备,则可以以规则的方式在物理上实现和建立该结构。最后,与标准的互补DG-SET实施相比,基于DG-SET传输门的复杂逻辑门在晶体管器件数量和功耗方面提供了改进。通过我们的模型引入工艺变化,然后进行统计研究,以更好地估计基于SET的电路性能和鲁棒性。 SET具有低功耗但工作频率有限的特点,即,由于SET ION电流被限制在nA范围内,因此与互连件相连的寄生效应降低了电路的工作频率;观点:i)详细研究对基于SET的逻辑的影响ii)考虑多级计算模型及其相关架构iii)研究新的计算范式(神经启发式架构,量子细胞自动机)以备将来工作之用。电子晶体管(DG-SET),SET紧凑模型,逻辑电路设计,纳米结构,超低功耗。

著录项

  • 作者

    Bounouar, Mohamed Amine.;

  • 作者单位

    Universite de Sherbrooke (Canada).;

  • 授予单位 Universite de Sherbrooke (Canada).;
  • 学科 Electrical engineering.
  • 学位 Ph.D.
  • 年度 2013
  • 页码 223 p.
  • 总页数 223
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

  • 入库时间 2022-08-17 11:42:21

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号