首页> 外文学位 >Design Techniques for Fully Integrated Switched-Capacitor Voltage Regulators.
【24h】

Design Techniques for Fully Integrated Switched-Capacitor Voltage Regulators.

机译:完全集成的开关电容器稳压器的设计技术。

获取原文
获取原文并翻译 | 示例

摘要

As parallelism increases the number of cores integrated onto a chip, there is a clear need for fully integrated DC-DC converters to enable efficient on-die power management. Due to the availability of high density and low series resistance capacitors in existing CMOS processes, switched-capacitor DC-DC converters have recently gained significant interest as a cost-effective means of enabling such power management functionality.;In this thesis, described are design techniques to implement fully integrated switched-capacitor DC-DC converters with high power density and efficiency. The area required by a fully integrated switched-capacitor DC-DC converter in order to deliver a certain level of power to the load has direct implications on both cost and efficiency, and hence in Chapter 2 a methodology is presented to predict and minimize the losses of such a converter operating at a given power density. Chapter 3 further introduces gate driver and level shifter circuit design strategies to enable topology reconfiguration and hence efficient generation of a wider range of output voltages. In order to demonstrate the possibility of replacing all off-chip PMICs, Chapter 4 presents a battery-connected switched-capacitor DC-DC converter that is able to convert the wide input voltage range from Li-ion battery to an output regulated at ~1V using cascode switches and intermediate voltage rails. The SC converter in Chapter 4 also employs a fast control loop to regulate the output with sub-ns response times.;Measured results from the converters presented in Chapters 3 and 4 match with the analytical prediction and, thus, confirm the design methodology presented in Chapter 2. The 32nm SOI prototype presented in Chapter 3 achieves ~80% efficiency at a power density of ~0.5-1W/mm2 for a 2:1 step-down converter operating from a 2V input and utilizing only standard MOS capacitors. Reconfiguration of the converter's topology enables it to maintain greater than 70% efficiency for most of the output voltage range from 0.7V to ~1.15V. The 65nm Bulk CMOS prototype discussed in Chapter 4 also utilizes only standard MOS capacitors to regulate the output voltage at ~1V from a ~2.9V-4V input. It achieves ~73% efficiency at 0.19 W/mm2 output power density and maintain efficiency above 72% over the whole range of target power density. The sub-ns response control loop maintains <76 mV voltage droop out of a 1V regulated output under a full load step of 0 → 0.253 A/mm 2 in 50ps.;Given that these results were achieved in a standard CMOS process with no modifications or additions, they illustrate that fully integrated switched-capacitor converters are indeed a promising candidate for low-cost but efficient power management on a per-core or per-functional unit basis. They can possibly replace all the off-chip PMICs and passive components and free up significant PCB area to be used to implement new functions on next-generation mobile devices.
机译:随着并行性增加集成到芯片上的内核数量,显然需要完全集成的DC-DC转换器以实现高效的片上电源管理。由于在现有的CMOS工艺中可以使用高密度和低串联电阻电容器,因此,开关电容器DC-DC转换器作为实现这种电源管理功能的一种经济有效的手段,最近引起了人们的极大关注。技术来实现具有高功率密度和高效率的完全集成的开关电容器DC-DC转换器。完全集成的开关电容器DC-DC转换器所需的面积,以便向负载提供一定水平的功率,这直接影响成本和效率,因此,在第二章中,我们介绍了一种方法来预测和最小化损耗以给定的功率密度工作的这种转换器的功率。第3章进一步介绍了栅极驱动器和电平转换器电路的设计策略,以实现拓扑结构的重新配置,从而有效地产生更宽范围的输出电压。为了演示替换所有片外PMIC的可能性,第4章介绍了一种电池连接的开关电容器DC-DC转换器,该转换器能够将宽输入电压范围从锂离子电池转换为稳定在〜1V的输出使用共源共栅开关和中间电压轨。第4章中的SC转换器还采用了一个快速控制环路来以ns ns的响应时间来调节输出。;第3章和第4章中给出的转换器的测量结果与分析预测相符,从而确认了本文中介绍的设计方法。第2章。第3章介绍的32nm SOI原型在功率密度为〜0.5-1W / mm2的情况下,通过2V输入并仅使用标准MOS电容器工作的2:1降压转换器,可实现约80%的效率。转换器拓扑的重新配置使其能够在0.7V至〜1.15V的大多数输出​​电压范围内保持70%以上的效率。第4章中讨论的65nm Bulk CMOS原型也仅使用标准MOS电容器来调节〜2.9V-4V输入的〜1V输出电压。在输出功率密度为0.19 W / mm2时,效率达到约73%,在整个目标功率密度范围内,效率保持在72%以上。亚ns响应控制环路在50ps的0→0.253 A / mm 2的满载步长下,在1V稳压输出中保持了<76 mV电压跌落;鉴于这些结果是在标准CMOS工艺中无需修改的或它们的补充,它们说明了完全集成的开关电容器转换器确实是按核或按功能单元进行低成本但高效电源管理的有前途的候选者。它们可以替换所有片外PMIC和无源元件,并腾出大量PCB区域,以用于在下一代移动设备上实现新功能。

著录项

  • 作者

    Le, Hanh Phuc.;

  • 作者单位

    University of California, Berkeley.;

  • 授予单位 University of California, Berkeley.;
  • 学科 Electrical engineering.;Energy.
  • 学位 Ph.D.
  • 年度 2013
  • 页码 77 p.
  • 总页数 77
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号