首页> 外文学位 >Implementation of reconfigurable computing cache architecture.
【24h】

Implementation of reconfigurable computing cache architecture.

机译:可重配置计算缓存体系结构的实现。

获取原文
获取原文并翻译 | 示例

摘要

In a modern microprocessor, a considerable portion of the chip is dedicated to cache memories. However some applications do not utilize all the cache capacity all the time, on the other side these applications may require more computing power than the actual computing capability. To efficiently utilize the on-chip resources, in this project we have designed and implemented the reconfigurable computing cache architecture, this design is implemented as a schematic in Xilinx. In this architecture a part of an L1 data cache is designed as a reconfigurable functional cache which can act as a conventional cache memory module in memory mode and also work as specialized computing that can perform a selective core function whenever such computing capability is required.;Using this reconfigurable cache architecture the execution of the core functions of compute intensive applications are accelerated, due to which the execution time and the number of instructions are significantly reduced, which results in the increased performance of the processor.
机译:在现代微处理器中,芯片的很大一部分专用于高速缓存。但是,某些应用程序不会一直使用所有缓存容量,另一方面,这些应用程序可能需要比实际计算能力更多的计算能力。为了有效利用片上资源,在该项目中,我们设计并实现了可重新配置的计算缓存体系结构,该设计在Xilinx中以示意图的形式实现。在这种体系结构中,L1数据高速缓存的一部分被设计为可重新配置的功能高速缓存,它可以在存储模式下充当传统的高速缓存存储模块,并且还可以充当专用计算,可以在需要这种计算功能时执行选择性核心功能。使用这种可重新配置的缓存体系结构,可以加速计算密集型应用程序的核心功能的执行,从而显着减少了执行时间和指令数量,从而提高了处理器的性能。

著录项

  • 作者

    Jupally, Raghavenda P.;

  • 作者单位

    Southern Illinois University at Carbondale.;

  • 授予单位 Southern Illinois University at Carbondale.;
  • 学科 Engineering Computer.;Engineering Electronics and Electrical.
  • 学位 M.S.
  • 年度 2010
  • 页码 50 p.
  • 总页数 50
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号