首页> 外文会议>VLSI Design, Automation, and Test (VLSI-DAT), 2012 International Symposium on >A high-speed dual-phase processing pipelined domino circuit design with a built-in performance adjusting mechanism
【24h】

A high-speed dual-phase processing pipelined domino circuit design with a built-in performance adjusting mechanism

机译:内置性能调节机制的高速双相处理流水线多米诺电路设计

获取原文
获取原文并翻译 | 示例

摘要

A high-speed dual-phase domino circuit design with high performance and reliable characteristics is proposed. The cell-based automatic synthesis flow supports the quick design of high performance chips. The test chip of a dual-phase 64-bit high-speed multiplier with a built-in performance adjustment mechanism has been successfully validated using TSMC 0.18um CMOS technology. The test chip shows a 2.7X performance improvement compared to the conventional static CMOS logic design. In addition, a cell-based synthesizable design CAD flow, with consideration of the skew-tolerant issue has been established. A latched type domino cell library with noise-alleviation, charge sharing, and crosstalk alleviation abilities was also developed to support the proposed design flow. Finally, a built-in performance adjustment mechanism is conducted within the design. This mechanism supports performance adjustment after chip fabrication, under clock skew considerations.
机译:提出了一种高性能和可靠特性的高速双相多米诺骨牌电路设计。基于单元的自动合成流程支持高性能芯片的快速设计。具有内置性能调节机制的双相64位高速乘法器的测试芯片已使用TSMC 0.18um CMOS技术成功验证。与传统的静态CMOS逻辑设计相比,该测试芯片的性能提高了2.7倍。此外,已经建立了基于单元的可综合设计CAD流程,并考虑了偏斜问题。还开发了一种具有降噪,电荷共享和串扰缓解能力的锁存型多米诺细胞库,以支持所提出的设计流程。最后,在设计中进行了内置的性能调整机制。在时钟偏斜的考虑下,该机制支持芯片制造后的性能调整。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号