首页> 外文会议>VLSI Circuits (VLSIC), 2012 Symposium on >A 47 access time reduction with a worst-case timing-generation scheme utilizing a statistical method for ultra low voltage SRAMs
【24h】

A 47 access time reduction with a worst-case timing-generation scheme utilizing a statistical method for ultra low voltage SRAMs

机译:采用统计方法的超低压SRAM最坏情况下的时序生成方案可将访问时间缩短47%

获取原文
获取原文并翻译 | 示例

摘要

A variation tolerant sense amplifier timing generator which utilizes a statistical method is proposed. The circuit monitors all the bitline delays and generates the worst timing from the delay distribution. The proposed timing generators have been implemented in 28nm and 40nm SRAMs. The 47% access time reduction has been confirmed in measured results.
机译:提出了一种采用统计方法的耐变化的灵敏放大器定时发生器。该电路监视所有位线延迟,并根据延迟分布生成最差的时序。拟议的时序发生器已在28nm和40nm SRAM中实现。测量结果已确认访问时间减少了47%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号