首页> 外文会议>Update on New Power Electronic Techniques >Functional vectors generation for RT-level Verilog descriptions based on path enumeration and constraint logic programming
【24h】

Functional vectors generation for RT-level Verilog descriptions based on path enumeration and constraint logic programming

机译:基于路径枚举和约束逻辑编程的RT级Verilog描述的功能矢量生成

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a novel method for automatic functional vectors generation from RT-level HDL descriptions based on path coverage and constraint solving. Compared with existing method, the advantage of this method includes: 1) it avoids generating redundant constraints, which will accelerate the test generation process, 2) it solves the problem of how to propagate the internal values to the primary inputs with decision models, 3) it can handle various HDL description styles, and various styles of designs. Experimental results conduct on several practical designs show that our method can efficiently improve the functional vectors generation process. The prototype system has been applied to verify RTL description of a real 32-bits microprocessor core and complex bugs remained hidden in the RTL descriptions are detected.
机译:本文提出了一种基于路径覆盖和约束求解的,基于RT级HDL描述的自动矢量生成方法。与现有方法相比,该方法的优点包括:1)避免产生冗余约束,这将加速测试生成过程; 2)解决了如何通过决策模型将内部值传播到主要输入的问题; 3) ),它可以处理各种HDL描述样式和各种样式的设计。在一些实际设计上进行的实验结果表明,我们的方法可以有效地改善功能向量的生成过程。该原型系统已应用于验证真实的32位微处理器内核的RTL描述,并检测到仍隐藏在RTL描述中的复杂错误。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号