【24h】

A Flexible Chip Multiprocessor Simulator Dedicated for Thread Level Speculation

机译:专门用于线程级推测的柔性芯片多处理器模拟器

获取原文
获取原文并翻译 | 示例

摘要

Thread level speculation (TLS) is a promising way to enhance the performance of chip multiprocessor (CMP). Up to now, effective time-accurate CMP simulator dedicated for TLS is still in demand. This paper presents a novel flexible chip multiprocessor simulator "TLSim" dedicated for thread level speculation. By TLSim, the special and credible program behavior and architecture design features in TLS can be gained to guide the speculative multicore design. It illustrates the special speculative architecture and programming model in TLSim. Furthermore, it trades off several important design factors in coming speculative multicore architecture. The experimental results show that: (1) TLSim has good scalability and low speculative overhead. (2) The impact of several important decisions in the coming speculative multicore design, such as the proper instruction issue width is 2 and out-of-order issue way is still important in multicore design that is against the conventional perception.
机译:线程级推测(TLS)是增强芯片多处理器(CMP)性能的一种有前途的方法。到目前为止,仍需要专用于TLS的有效,时间精确的CMP仿真器。本文提出了一种专门用于线程级推测的新型柔性芯片多处理器模拟器“ TLSim”。通过TLSim,可以获得TLS中特殊且可信的程序行为和体系结构设计功能,以指导推测性多核设计。它说明了TLSim中的特殊投机架构和编程模型。此外,它在即将来临的投机性多核架构中权衡了几个重要的设计因素。实验结果表明:(1)TLSim具有良好的可扩展性和较低的推测开销。 (2)在即将来临的投机性多核设计中,一些重要决策的影响,例如正确的指令发布宽度为2,乱序的发布方式在多核设计中仍然很重要,这与传统观念背道而驰。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号