首页> 外文期刊>IEEE Transactions on Computers >Spatial Locality Speculation to Reduce Energy in Chip-Multiprocessor Networks-on-Chip
【24h】

Spatial Locality Speculation to Reduce Energy in Chip-Multiprocessor Networks-on-Chip

机译:空间局部性推测可减少片上多处理器片上网络中的能量

获取原文
获取原文并翻译 | 示例

摘要

As processor chips become increasingly parallel, an efficient communication substrate is critical for meeting performance and energy targets. In this work, we target the root cause of network energy consumption through techniques that reduce link and router-level switching activity. We specifically focus on memory subsystem traffic, as it comprises the bulk of NoC load in a CMP. By transmitting only the flits that contain words predicted useful using a novel spatial locality predictor, our scheme seeks to reduce network activity. We aim to further lower NoC energy through microarchitectural mechanisms that inhibit datapath switching activity for unused words in individual flits. Using simulation-based performance studies and detailed energy models based on synthesized router designs and different link wire types, we show that 1) the prediction mechanism achieves very high accuracy, with an average rate of false-unused prediction of just 2.5 percent; 2) the combined NoC energy savings enabled by the predictor and microarchitectural support is 36 percent, on average, and up to 57 percent in the best case; and 3) there is no system performance penalty as a result of this technique.
机译:随着处理器芯片变得越来越并行,有效的通信基板对于满足性能和能耗目标至关重要。在这项工作中,我们通过减少链路和路由器级交换活动的技术来解决网络能耗的根本原因。我们特别关注内存子系统流量,因为它包含CMP中大量的NoC负载。通过仅传输包含使用新型空间局部性预测器预测的有用单词的单词,我们的方案旨在减少网络活动。我们的目标是通过微体系结构机制进一步降低NoC能量,该机制可抑制单个flit中未使用词的数据路径切换活动。使用基于仿真的性能研究和基于综合路由器设计和不同链路类型的详细能量模型,我们表明:1)预测机制实现了非常高的准确性,平均误用率仅为2.5%; 2)预测器和微体系结构支持共同实现的NoC能源节约平均为36%,在最佳情况下最高为57%;并且3)该技术不会导致系统性能下降。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号