首页> 外文会议>Third International Workshop on FPGAs for Software Programmers >Automated Generation of Reconfigurable Systems-on-Chip by Interactive Code Transformations for High-Level Synthesis
【24h】

Automated Generation of Reconfigurable Systems-on-Chip by Interactive Code Transformations for High-Level Synthesis

机译:通过交互式代码转换自动生成可重新配置的片上系统,以进行高级综合

获取原文
获取原文并翻译 | 示例

摘要

Despite the advances in high-level hardware synthesis (HLS), the programming style required by the design tools for generating efficient hardware implementations still differs significantly from that used in conventional software development. To ease the development of high-quality hardware accelerators using HLS, we propose the use of automated interactive source code transformations. Guided by the user, the transformations help to avoid much of the tedious and potentially error-prone manual code re-development process. The automation also takes aspects of the system-on-chip architecture into account, e.g., addressing data-movement and the creation of heterogeneous pools of processing elements, which can then be accessed in a multi-threaded manner from software. We demonstrate the technique targeting both reconfigurable systems-on-chip, as well as PCIe Gen3-attached compute platforms.
机译:尽管高级硬件综合(HLS)取得了进步,但设计工具生成有效的硬件实现所需的编程样式仍然与常规软件开发中使用的编程样式大不相同。为了简化使用HLS的高质量硬件加速器的开发,我们建议使用自动交互式源代码转换。在用户的指导下,转换有助于避免许多繁琐且可能容易出错的手动代码重新开发过程。自动化还考虑了片上系统架构的各个方面,例如处理数据移动和创建处理元素的异构池,然后可以从软件以多线程方式对其进行访问。我们演示了针对可重配置片上系统以及PCIe Gen3连接的计算平台的技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号