首页> 外文会议>Silicon Nanoelectronics Workshop >Study on random telegraph noise of gate-ail-around poly-Si junctionless nanowire transistors
【24h】

Study on random telegraph noise of gate-ail-around poly-Si junctionless nanowire transistors

机译:围栅式多晶硅无结纳米线晶体管的随机电报噪声研究

获取原文

摘要

In this work we study the random telegraph noise (RTN) characteristics of short-channel gate-all-around (GAA) poly-Si junctionless (JL) nanowire (NW) transistors. The test devices were fabricated with I-line-based lithography in combination with novel spacer-etching techniques for aggressively shrinking the channel dimension. Based on the tiny nanowire channel and short-channel length, we are able to detect clear RTN signals as the gate voltage is sufficiently large. Location of the trap responsible for the RTN is estimated to be 1.13 nm within the gate oxide away from the oxide/channel interface.
机译:在这项工作中,我们研究了短通道全栅(GAA)多晶硅无结(JL)纳米线(NW)晶体管的随机电报噪声(RTN)特性。测试设备是通过基于I线的光刻技术与新颖的间隔物刻蚀技术相结合来制造的,以积极缩小通道尺寸。基于微小的纳米线通道和短通道长度,当栅极电压足够大时,我们能够检测到清晰的RTN信号。负责RTN的陷阱的位置估计在栅极氧化物内远离氧化物/沟道界面的位置为1.13 nm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号