首页> 外文会议>Reconfigurable computing: architectures, tools and applications. >Novel Arithmetic Architecture for High Performance Implementation of SHA-3 Finalist Keccak on FPGA Platforms
【24h】

Novel Arithmetic Architecture for High Performance Implementation of SHA-3 Finalist Keccak on FPGA Platforms

机译:在FPGA平台上实现SHA-3决赛入围Keccak的高性能实现的新型算术架构

获取原文
获取原文并翻译 | 示例

摘要

We propose high speed architecture for Keccak using Look-Up Table (LUT) resources on FPGAs, to minimize area of Keccak data path and to reduce critical path lengths. This approach allows us to design Keccak data path with minimum resources and higher clock frequencies. We show our results in the form of chip area consumption, throughput and throughput per area. At this time, the design presented in this work is the highest in terms of throughput for any of SHA-3 candidates, achieving a figure of 13.67Gbps for Keccak-256 on Virtex 6. This can enable line rate operation for hashing on lOGbps network interfaces.
机译:我们使用FPGA上的查找表(LUT)资源为Keccak提出了一种高速架构,以最小化Keccak数据路径的面积并减少关键路径的长度。这种方法使我们能够以最少的资源和更高的时钟频率设计Keccak数据路径。我们以芯片面积消耗,吞吐量和每面积吞吐量的形式显示结果。目前,这项工作中提出的设计在任何SHA-3候选产品的吞吐量上都是最高的,在Virtex 6上的Keccak-256达到了13.67Gbps的数字。这可以实现线速操作,以在10Gbps网络上进行哈希接口。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号