首页> 外文会议>Quality Electronic Design, 2006. ISQED '06 >Analysis of pulse signaling for low-power on-chip global bus design
【24h】

Analysis of pulse signaling for low-power on-chip global bus design

机译:低功耗片上全局总线设计的脉冲信号分析

获取原文
获取原文并翻译 | 示例

摘要

Pulse signaling is proposed for on-chip global bus design to reduce dynamic power consumption. To maximize power saving, shorter pulse width and longer propagation length are preferred. In this work, a complete set of analytical models are developed for pulse propagation along RLC lines. These models connect line geometries and electrical properties of an input pulse with several important design metrics, such as delay, pulse width, maximum propagation length, and power saving. Excellent model accuracy is achieved as compared to SPICE simulations. These models can be easily implemented into design tools to facilitate the optimization of pulse signaling on lossy on-chip global buses. Furthermore, pulse signaling can be integrated with a time-division scheme to further reduce power consumption. Using the newly developed models, it is demonstrated that more than 70% dynamic power can be saved in this scheme in on-chip bus design
机译:提出了用于片上全局总线设计的脉冲信号,以降低动态功耗。为了最大程度地节省功率,首选较短的脉冲宽度和较长的传播长度。在这项工作中,开发了一套完整的分析模型,用于沿RLC线的脉冲传播。这些模型将线路几何形状和输入脉冲的电特性与几个重要的设计指标相联系,例如延迟,脉冲宽度,最大传播长度和节能。与SPICE仿真相比,可实现出色的模型精度。这些模型可以很容易地实现到设计工具中,以促进有损片上全局总线上脉冲信号的优化。此外,脉冲信令可以与时分方案集成在一起,以进一步降低功耗。使用新开发的模型,表明该方案可以在片上总线设计中节省70%以上的动态功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号