首页> 外文会议>Programmable Logic, 2009 >Comparing RTL and high-level synthesis methodologies in the design of a theora video decoder IP core
【24h】

Comparing RTL and high-level synthesis methodologies in the design of a theora video decoder IP core

机译:在theora视频解码器IP内核的设计中比较RTL和高级综合方法

获取原文

摘要

An important share of the consumer electronics market is focused on devices capable of running multimedia applications, like audio and video decoders. In order to achieve the performance level demanded by these applications, it is important to develop specialized hardware IPs in order to cope with the most computational intensive parts. Nowadays, designers are facing the challenge of integrating several components, including processor, memory, and specialized IP cores, into a single chip, giving raise to the so called Systems-on-chip (SoC). The high complexity of such systems and the strict time-to-market in the electronics industry motivated the introduction of new design methodologies during the last years. This work presents a comparison between two hardware development methodologies in order to design a Theora video decoder IP core from algorithm down to FPGA.We first implemented it in hand-written RTL code using VHDL, resulting in a 56% time reduction in the decoding process when compared to a software library. The second methodology implements the same hardware using SystemC and behavioral synthesis. The second IP core was developed in 70% less time with satisfactory results. We compare the two approaches in terms of area and latency.
机译:消费电子市场的重要份额集中在能够运行多媒体应用程序的设备上,例如音频和视频解码器。为了达到这些应用程序所要求的性能水平,重要的是开发专用的硬件IP,以应对计算量最大的部分。如今,设计人员面临着将多个组件(包括处理器,存储器和专用IP内核)集成到单个芯片中的挑战,从而提高了所谓的片上系统(SoC)。此类系统的高度复杂性以及电子行业中严格的上市时间促使最近几年引入了新的设计方法。为了设计从算法到FPGA的Theora视频解码器IP内核,本文对两种硬件开发方法进行了比较。我们首先使用VHDL以手写RTL代码实现了它,从而将解码过程的时间减少了56%与软件库相比。第二种方法使用SystemC和行为综合实现相同的硬件。第二个IP内核的开发时间缩短了70%,并获得了令人满意的结果。我们在面积和延迟方面比较了两种方法。

著录项

  • 来源
    《Programmable Logic, 2009》|2009年|135-140|共6页
  • 会议地点 San Carlos(BR);San Carlos(BR)
  • 作者

    Piga Leonardo; Rigo Sandro;

  • 作者单位

    Institute of Computing, University of Campinas, Av. Albert Einstein, 1251, 13083-970, SP, Brazil;

  • 会议组织
  • 原文格式 PDF
  • 正文语种
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号