首页> 外文会议>Proceedings of the 46th Annual Design Automation Conference >Selective wordline voltage boosting for caches to manage yield under process variations
【24h】

Selective wordline voltage boosting for caches to manage yield under process variations

机译:选择性字线电压升压用于高速缓存,以管理工艺变化下的成品率

获取原文
获取原文并翻译 | 示例

摘要

One of the most important hurdles of technology scaling is process variations, i.e., variations in device characteristics. Process variations cause large fluctuations in performance and power consumption in the manufactured chips. In addition, these fluctuations cause reductions in the chip yields. In this work, we present an analysis of a representative high-performance processor architecture and show that the caches have the highest probability of causing yield losses under process variations. We then propose a novel selective wordline voltage boosting mechanism that aims at reducing the latency of the cache lines that are affected by process variations. We show that our approach can eliminate over 80% of the yield losses under medium level of variations, while incurring less than 1% per-access energy overhead on average and less than 4.5% area overhead.
机译:技术扩展的最重要障碍之一是工艺变化,即器件特性的变化。工艺变化会导致所制造芯片的性能和功耗出现较大波动。另外,这些波动导致芯片成品率降低。在这项工作中,我们对典型的高性能处理器体系结构进行了分析,结果表明,在工艺变化的情况下,高速缓存最有可能导致良率损失。然后,我们提出了一种新颖的选择性字线升压机制,旨在减少受工艺变化影响的高速缓存线的等待时间。我们表明,在中等水平的变化下,我们的方法可以消除80%以上的产量损失,而平均每次访问的能源开销少于1%,面积的开销少于4.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号