首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Fine-Grain Voltage Tuned Cache Architecture for Yield Management Under Process Variations
【24h】

Fine-Grain Voltage Tuned Cache Architecture for Yield Management Under Process Variations

机译:工艺变化下的细粒度电压调整缓存架构,用于产量管理

获取原文
获取原文并翻译 | 示例
           

摘要

Process variations cause large fluctuations in performance and power consumption in the manufactured chips, which eventually results in yield losses. In this paper, to mitigate access time failures and excessive leakage in caches, we propose a novel selective wordline boosting mechanism combined with SRAM cell arrays voltage lowering. Based on our evaluation, the proposed approach recovers up to 83.1% of the yield losses.
机译:工艺变化会导致所制造芯片的性能和功耗发生较大波动,最终导致成品率下降。在本文中,为减轻访问时间故障和高速缓存中的过多泄漏,我们提出了一种新颖的选择性字线升压机制,并结合了SRAM单元阵列的降压功能。根据我们的评估,所提出的方法可回收高达83.1%的产量损失。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号