首页> 外文会议>Proceedings of the 3rd workshop on Memory performance issues >Micro-architecture techniques in the intel? E8870 scalable memory controller
【24h】

Micro-architecture techniques in the intel? E8870 scalable memory controller

机译:英特尔的微架构技术? E8870可扩展内存控制器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper describes several selected micro-architectural tradeoffs and optimizations for the scalable memory controller of the Intel E8870 chipset architecture. The Intel E8870 chipset architecture supports scalable coherent multiprocessor systems using 2 to 16 processors, and a point-to-point Scalability Port (SP) Protocol. The scalable memory controller micro-architecture applies a number of micro-architecture techniques to reduce the local & remote idle and loaded latencies. The performance optimizations were achieved within the constraints of maintaining functional correctness, while reducing implementation complexity and cost. High bandwidth point-to-point interconnects and distributed memory are expected to be more common in future platforms to support powerful multi-core processors. The selected techniques discussed in this paper will be applicable to scalable memory controllers needed in those platforms. These techniques have been proven for production systems for the Itanium® II Processor platforms.
机译:本文介绍了几种针对Intel E8870芯片组体系结构的可扩展内存控制器的微体系结构折衷和优化。英特尔E8870芯片组体系结构支持使用2到16个处理器以及点对点可扩展端口(SP)协议的可扩展一致性多处理器系统。可伸缩的内存控制器微体系结构应用了许多微体系结构技术,以减少本地和远程空闲和加载延迟。在保持功能正确性的同时,实现了性能优化,同时降低了实施复杂性和成本。高带宽的点对点互连和分布式内存有望在未来的平台中更加普遍,以支持强大的多核处理器。本文讨论的所选技术将适用于那些平台所需的可扩展内存控制器。这些技术已被证明可用于Itanium®II处理器平台的生产系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号