首页> 外文会议>Proceedings of the 16th international ACM/SIGDA symposium on Field programmable gate arrays >Mapping for better than worst-case delays in LUT-based FPGA designs
【24h】

Mapping for better than worst-case delays in LUT-based FPGA designs

机译:在基于LUT的FPGA设计中实现比最坏情况下的延迟更好的映射

获取原文
获取原文并翻译 | 示例

摘要

Current advances in chip design and manufacturing have allowed IC manufacturing to approach the nanometer range. As the feature size scales down, greater variability is experienced, forcing designers to reduce performance requirements in order to reserve larger margins. Better than worst-case design can be used to address the variability problem, as well as breaking the performance limit set by the worst-case delay in the conventional design style, even without the consideration of delay variation. In this paper we will present a novel methodology for measuring and optimizing the performance of circuits to operate with the clock period smaller than the worst-case delay. We also develop a novel technology mapping algorithm that optimizes circuits under such a metric. Using our novel mapping algorithm named BTWMap (Better Than Worst-case Mapper) and its area-optimized version named BTWMap+area, we are able to improve the overall circuit latency by 13% and 11%, respectively>>> af++ US2011153709A1 . 2011-06-23

机译:基于LUT的FPGA的延迟最佳压缩树合成

  • 机译:添加延迟元素以实现在硬件仿真器的FPGA上映射时分复用电路

  • 5. METHOD OF FPGA TECHNOLOGY MAPPING BASED ON LUT FOR MINIMIZATION OF DELAY TIME [P] . 外国专利: KR20110068086A . 2011-06-22

    机译:基于LUT的FPGA技术映射以最小化延迟时间

  • 获取原文

    客服邮箱:kefu@zhangqiaokeyan.com

    京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
    • 客服微信

    • 服务号