首页> 外文会议>Numerical Simulation of Optoelectronic Devices, 2004. NUSOD '04 >Figures of merit to characterize the importance of on-chip inductance
【24h】

Figures of merit to characterize the importance of on-chip inductance

机译:品质因数来表征片上电感的重要性

获取原文
获取原文并翻译 | 示例

摘要

A closed form solution for the output signal of a CMOS inverter driving an RLC transmission line is presented. This solution is based on the alpha power law for deep submicrometer technologies. Two figures of merit are presented that are useful for determining if a section of interconnect should be modeled as either an RLC or an RC impedance. The damping factor of a lumped RLC circuit is shown to be a useful figure of merit. The second useful figure of merit considered in this paper is the ratio of the rise time of the input signal at the driver of an interconnect line to the time of flight of the signals across the line, AS/X circuit simulations of an RLC transmission line and a five section RC II circuit based on a 0.25 μm IBM CMOS technology are used to quantify and determine the relative accuracy of an RC model. One primary result of this study is evidence demonstrating that a range for the length of the interconnect exists for which inductance effects are prominent. Furthermore, it is shown that under certain conditions, inductance effects are negligible despite the length of the section of interconnect.
机译:提出了一种用于驱动RLC传输线的CMOS反相器输出信号的封闭式解决方案。该解决方案基于用于深亚微米技术的alpha功率定律。给出了两个品质因数,可用于确定互连的一部分应建模为RLC还是RC阻抗。示出了集总的RLC电路的阻尼系数是有用的品质因数。本文考虑的第二个有用的品质因数是互连线路驱动器上输入信号的上升时间与信号在线路上飞行的时间之比,RLC传输线路的AS / X电路仿真基于0.25μmIBM CMOS技术的五节RC II电路用于量化和确定RC模型的相对精度。这项研究的一个主要结果是证明存在着互连长度的范围,该范围内的电感效应非常明显。此外,表明在某些条件下,尽管互连部分的长度很长,但是电感效应可以忽略不计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号