首页> 外文会议>International Conference on Circuits and Systems in Digital Enterprise Technology >Design and Analysis of Double-Tail Dynamic Comparator for Flash ADCs
【24h】

Design and Analysis of Double-Tail Dynamic Comparator for Flash ADCs

机译:闪光ADC双尾动态比较器的设计与分析

获取原文

摘要

This paper present an analysis of delay and power of the dynamic comparator. As the need for high speed, area efficient and low power analog to digital converters. We are force to go through the dynamic regenerative comparators to maximize speed and power efficiency. A new double tail dynamic comparator is proposed from conventional double-tail comparator for low power and fast operation for low voltage. The new double-tail dynamic comparator reduced delay significantly. At the supply voltage of 1.8V and the sampling frequency of 1.25GHz, the delay and average power of the comparator is 116.2ps and 347.27μW. The proposed dynamic comparator is suitable for flash ADCs. The circuits are simulated with 180nm CMOS- technology in cadence virtuoso. Post-layout analysis of the circuit is done with DRC and LVS check.
机译:本文介绍了动态比较器的延迟和功率分析。作为高速,面积高效和低功耗的数字转换器的需求。我们迫使通过动态再生比较器来最大化速度和功率效率。从传统的双尾比较器提出了一种新的双尾动态比较器,用于低功耗和低电压的快速操作。新的双尾动态比较器显着降低延迟。在1.8V的电源电压下,采样频率为1.25GHz,比较器的延迟和平均功率为116.2ps和347.27μW。所提出的动态比较器适用于Flash ADC。电路以180nm CMOS技术在Cadence Virtuoso中模拟。电路后布局分析是使用DRC和LVS检查完成的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号