首页> 外文会议>IEEE Symposium on VLSI Circuits >An oscillator collapse-based comparator with application in a 74.1dB SNDR, 20KS/s 15b SAR ADC
【24h】

An oscillator collapse-based comparator with application in a 74.1dB SNDR, 20KS/s 15b SAR ADC

机译:基于振荡器折叠的比较器,适用于74.1dB SNDR,20KS / S 15B SAR ADC

获取原文
获取外文期刊封面目录资料

摘要

This paper presents a new energy-efficient ring oscillator collapse-based comparator, which is demonstrated in a 15-bit SAR ADC. The comparator automatically adjusts comparison energy according to its input difference without any control, eliminating unnecessary energy spent on coarse comparisons. The employed SAR ADC supplements a 10-bit differential main CDAC with a 5-bit common-mode CDAC. This offers an additional 5 bits of resolution with common mode to differential gain tuning that improves linearity by reducing the effect of switch parasitic capacitance. A test chip fabricated in 40nm CMOS shows 74.12 dB SNDR and 173.4 dB FOMs. The comparator consumes 104 nW with the full ADC consuming 1.17 μW.
机译:本文介绍了一种新的节能环形振荡器塌陷的比较器,其在15位SAR ADC中证明。比较器根据其输入差异自动调整比较能量,无需任何控制,消除了在粗略比较上花费的不必要的能量。所用的SAR ADC补充了具有5位共模CDAC的10位差分主CDAC。这提供了额外的5位分辨率,具有共同模式,以通过降低开关寄生电容的效果来提高线性度的差分增益调谐。在40nm CMOS中制造的测试芯片显示74.12 dB SNDR和173.4 dB FOM。比较器消耗104个NW,充分ADC消耗1.17μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号