首页> 外文会议>GMM/ITG-Fachtagung ANALOG >A Hierarchical Method to Perform IR Drop and Electromigration Analysis for Faster Tape-out of Analog-on-Top Designs
【24h】

A Hierarchical Method to Perform IR Drop and Electromigration Analysis for Faster Tape-out of Analog-on-Top Designs

机译:用于执行IR DROP和Electromigrigration分析的分层方法,以便更快的磁带脱离模拟顶部设计

获取原文

摘要

The post-layout verification of large analog circuits requires a substantial amount of time. As feature sizes, such as wire width, continually decrease and performance requirements increase, the performance loss due to IR drop, and critical failures due to Electromigration (EM) are more likely to occur. These issues must be assessed during post-layout verification, so that faster verification methods are of great benefit. This paper presents a hierarchical analysis method to reduce post-layout verification time in consideration of IR drop and EM issues. The proposed method minimizes postl-ayout simulation time without an increase in error margins, so that pre-defined design constraints remain satisfied. The new method is applied to a large analog block. Results are discussed and layout guidelines and recommendations are presented to achieve high accuracy.
机译:大型模拟电路的后布局验证需要大量的时间。作为特征尺寸,例如线宽,不断降低和性能需求的增加,更有可能发生由于IR下降引起的性能损失和由于电迁移(EM)引起的关键故障。必须在布局后验证期间评估这些问题,因此更快的验证方法具有很大的好处。本文提出了一种分析方法,以考虑IR下降和EM问题来减少布局后验证时间。所提出的方法最大限度地减少了Postl-Ayout模拟时间而不会增加误差边距,因此预定定义的设计约束仍然保持满意。新方法应用于一个大模拟块。讨论了结果,并提出了布局准则和建议,以实现高精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号