首页> 外文会议>IEEE International Conference on Microwaves, Antennas, Communications and Electronic Systems >Low-Power Dual-Modulus Frequency Divider by 4/5 up to 13-GHz in 0.13μm CMOS
【24h】

Low-Power Dual-Modulus Frequency Divider by 4/5 up to 13-GHz in 0.13μm CMOS

机译:低功耗双模分频器4/5高达13-GHz在0.13μmcmos中

获取原文

摘要

This paper presents a dual-modulus flip-flop-based frequency divider with programmable division ratios by 4/5 designed in a 0.13 μm CMOS technology. The divider is based on a modified CML D-latch topology, for high speed operation and a low power consumption. The AND gates used for realization of dual-modulus operation are integrated directly into the D-latches to achieve low power consumption and minimum gate delay. This modified circuit topology is verified in measurement, exhibiting operation up to 13 GHz. A broadband output buffer is included to drive a 50 Ω measurement equipment. The divider by 4/5 including a 50 Ω buffer draws 21 mA from a single 1.5 V supply. The active circuit including buffer consumes a chip area of only 130 μm × 72 μm.
机译:本文介绍了一种基于双模触发器的分频器,可编程分割比率,4/5设计为0.13μmCMOS技术。分频器基于改进的CML D-LATCH拓扑,用于高速操作和低功耗。用于实现双模操作的和栅极直接集成到D锁存中,以实现低功耗和最小栅极延迟。该修改的电路拓扑在测量中验证,表现出高达13 GHz的操作。包括宽带输出缓冲器以驱动50Ω测量设备。除以50Ω缓冲液的分频器4/5从单个1.5 V电源抽取21 mA。包括缓冲器的有源电路消耗仅130μm×72μm的芯片面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号